| King Saud University                                  | FALL 2022               |
|-------------------------------------------------------|-------------------------|
| <b>College of Computer &amp; Information Sciences</b> | CEN 415                 |
| <b>Department of Computer Engineering</b>             | Dr. KHURSHEED AURANGZEB |

Student Name: Muhannad Funissan Alanizy.Section:32693Student ID: 439101758.Student Name: Rami Khaled Almutiry.Section:32693Student ID: 439102284.Student Name: Sultan Alotaibi.Section:32693Student ID: 439101605.

# CEN 415\_Project

Phase (1)

### **Introduction:**

In this phase we will design and implement a circuit that has two 8-bit inputs and one 16-bit output to perform the four cases that we have.

### *Case 00:*

This the circuit design in Logisim that generate the complement of the first input and showing the result in the 8 least significant bits of the output  $\Rightarrow$  Q = A'.



### **Verilog Code:**

### *Case 01:*

1) Firstly, we started constructing the State Table and drawing the state diagram as shown below:

| Number# | $Q_A Q_B Q_C Q_D$ | $Q_A^+Q_B^+Q_C^+Q_D^+$ | Υ |
|---------|-------------------|------------------------|---|
| 15      | 1111              | 1110                   | 0 |
| 14      | 1110              | 1101                   | 0 |
| 13      | 1101              | 1100                   | 0 |
| 12      | 1100              | 1011                   | 0 |
| 11      | 1011              | 1010                   | 0 |
| 10      | 1010              | 1001                   | 0 |
| 9       | 1001              | 1000                   | 0 |
| 8       | 1000              | 0111                   | 0 |
| 7       | 0111              | 0110                   | 0 |
| 6       | 0110              | 0101                   | 0 |
| 5       | 0101              | 0100                   | 0 |
| 4       | 0100              | 0011                   | 0 |
| 3       | 0011              | 0010                   | 0 |
| 2       | 0010              | 0001                   | 0 |
| 1       | 0001              | 0000                   | 0 |
| 0       | 0000              | 1111                   | 1 |

Table 1.1



2) Secondly, we moved on to develop K-maps for extracting Minimum next states Equations, as you can see, we used only 3 k-maps because the  $Q_d$  and y(output) are easy to deduce by observing the state table.

| D <sub>A</sub> AB / CD | _00_ | 01 | 11  | 10 |
|------------------------|------|----|-----|----|
| 00                     | 1    | 0  | 0 0 |    |
| 01                     | 0    | 0  | 0   | 0  |
| 11                     | 1    | 1  | 1   | 1  |
| 10                     | 0    | 1  | 1   | 1  |

**Table 1.2** 

 $D_A = A'B'C'D' + AB + AC + AD$ 

| D <sub>B</sub> AB / CD | 00 | 01 | 11 | 10 |
|------------------------|----|----|----|----|
| 00                     | 1  | 0  | 0  | 0  |
| 01                     | 0  | 1  | 1  | 1  |
| 11                     | 0  | 1  | 1  | 1  |
| 10                     | 1  | 0  | 0  | 0  |

**Table 1.3** 

 $D_B = B'C'D' + BC + BD$ 

| D <sub>C</sub> AB / CD | 00 | 01 | 11 | 10 |
|------------------------|----|----|----|----|
| 00                     | 1  | 0  | 1  | 0  |
| 01                     | 1  | 0  | 1  | 0  |
| 11                     | 1  | 0  | 1  | 0  |
| 10                     | 1  | 0  | 1  | 0  |

Table 1.4

$$D_C = C'D' + CD,$$
  $D_O = D'$   
 $Y = ABCD$ 

3) Lastly, we used Logisim to build our equivalent sequential circuit (modulo 16 down-counter).



Figure 1.1

As you can see, we used **Divide and conquer approach** to this modulo 256 down-counter since we cannot humanly write the whole state table of a full modulo 256 down-counter and its equivalent state diagram and k-maps.

But we could approach it by stating that modulo  $256 = 2^8 = 2^4 * 2^4 = \text{modulo } 16 \text{ down-counter} * \text{modulo } 16 \text{ down-counter}$ , Which intern made the design process easier to understand and implement.

#### And resulted in the following circuit:



#### **Verilog Code:**

```
module counter3(clk,hold,counter2);
2 3 4 5 6
         input clk,hold;
    reg [7:0] count;
    output [15:0]counter2;
    initial count =8'b111111111;
 7
             always@(posedge clk)
8
             begin
9
               if(hold)
10
                                count = count;
11
                      else
12
                                count = count - 1;
13
             end
             assign counter2 = count;
14
15
16
    endmodule
```

## **Case 10:**

The design circuit that it will give us a multiplication of both input using shift and add method:



Figure 2.1

## **Multiplicand circuit:**



Figure 2.2

### **ALU circuit:**



Figure 2.3

## **Product circuit:**



Figure 2.4

# **Multiplier circuit:**



Figure 2.5

### This is the final design circuit of multiply both input using shift and add method:



Figure 2.6

#### **Verilog Code:**

```
module shiftANDadd(product,multiplier,multiplicand);
2
3
        input [7:0] multiplier, multiplicand;
4
        output product;
5
        reg [15:0] product;
6
        reg c;
7
        reg [7:0] m;
8
        integer i;
9
        always @( multiplier or multiplicand )
10
          begin
11
             product[15:8] = 8'd0;
12
             product[7:0] = multiplier;
13
             m = multiplicand;
14
             c = 1'd0;
               for(i=0; i<8; i=i+1)</pre>
15
16
                begin
17
                     if(product[0])
18
                       begin
19
                         {c,product[15:8]} = product[15:8] + m ;
20
                             //shift
21
                           product[15:0] = {c,product[15:1]};
22
                             c = 0;
23
                       end
24
                     else
25
                       begin
26
                           product[15:0] = {c,product[15:1]};
27
                            c = 0;
28
                       end
29
30
           end
31
32
33
       end
34
35
     endmodule
```

## *Case 11:*

|        | Even parity |    |    |    |    |    |    |    |    |    |    |    |
|--------|-------------|----|----|----|----|----|----|----|----|----|----|----|
| Number | N1          | N2 | N3 | N4 | O7 | 06 | O5 | O4 | O3 | O2 | 01 | 00 |
| 1      | 0           | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 2      | 1           | 0  | 0  | 0  | 1  | 0  | 0  | 0  | 0  | 0  | 0  | 1  |
| 3      | 0           | 1  | 0  | 0  | 0  | 1  | 0  | 0  | 0  | 0  | 0  | 1  |
| 4      | 1           | 1  | 0  | 0  | 1  | 1  | 0  | 0  | 0  | 0  | 0  | 0  |
| 5      | 0           | 0  | 1  | 0  | 0  | 0  | 1  | 0  | 0  | 0  | 0  | 1  |
| 6      | 1           | 0  | 1  | 0  | 1  | 0  | 1  | 0  | 0  | 0  | 0  | 0  |
| 7      | 0           | 1  | 1  | 0  | 0  | 1  | 1  | 0  | 0  | 0  | 0  | 0  |
| 8      | 1           | 1  | 1  | 0  | 1  | 1  | 1  | 0  | 0  | 0  | 0  | 1  |
| 9      | 0           | 0  | 0  | 1  | 0  | 0  | 0  | 1  | 0  | 0  | 0  | 1  |
| 10     | 1           | 0  | 0  | 1  | 1  | 0  | 0  | 1  | 0  | 0  | 0  | 0  |
| 11     | 0           | 1  | 0  | 1  | 0  | 1  | 0  | 1  | 0  | 0  | 0  | 0  |
| 12     | 1           | 1  | 0  | 1  | 1  | 1  | 0  | 1  | 0  | 0  | 0  | 1  |
| 13     | 0           | 0  | 1  | 1  | 0  | 0  | 1  | 1  | 0  | 0  | 0  | 0  |
| 14     | 1           | 0  | 1  | 1  | 1  | 0  | 1  | 1  | 0  | 0  | 0  | 1  |
| 15     | 0           | 1  | 1  | 1  | 0  | 1  | 1  | 1  | 0  | 0  | 0  | 1  |
| 16     | 1           | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 0  | 0  | 0  | 0  |

Table 3.1

## **Design in Logisim:**



Figure 3.1

### **Block details:**



**Figure 3.1.1** 

## K-map:

| N3N2 / N1N0 | 00 | 01 | 11 | 10 |
|-------------|----|----|----|----|
| 00          | 0  | 1  | 1  | 0  |
| 01          | 0  | 1  | 1  | 0  |
| 11          | 0  | 1  | 1  | 0  |
| 10          | 0  | 1  | 1  | 0  |

**Table 3.2** 

$$O0 = N1 N0 + N1' N0 = N0 (N1 + N1') = N0$$

| N3N2 / N1N0 | 00 | 01 11 |   | 10             |
|-------------|----|-------|---|----------------|
| 00          | 0  | 0     | 1 | <mark>1</mark> |
| 01          | 0  | 0     | 1 | 1              |
| 11          | 0  | 0     | 1 | 1              |
| 10          | 0  | 0     | 1 | <mark>1</mark> |

**Table 3.3** 

$$O1 = N1 N0 + N1 N0' = N1 (N0 + N0') = N1$$

| N3N2 / N1N0 | 00 | 01 | 11 | 10 |
|-------------|----|----|----|----|
| 00          | 0  | 0  | 0  | 0  |
| 01          | 1  | 1  | 1  | 1  |
| 11          | 1  | 1  | 1  | 1  |
| 10          | 0  | 0  | 0  | 0  |

**Table 3.4** 

$$O2 = N3' N2 + N3 N2 = N2 (N3 + N3') = N2$$

| N3N2 / N1N0 | 00 | 01             | 11 | 10 |
|-------------|----|----------------|----|----|
| 00          | 0  | 0              | 0  | 0  |
| 01          | 0  | 0              | 0  | 0  |
| 11          | 1  | 1              | 1  | 1  |
| 10          | 1  | <mark>1</mark> | 1  | 1  |

**Table 3.5** 

$$O3 = N3 N2 + N3 N2' = N3 (N2 + N2') = N3, O4 - O6 = 0$$

| N3N2 / N1N0 | 00 | 01             | 11 | 10 |
|-------------|----|----------------|----|----|
| 00          | 0  | <mark>1</mark> | 0  | 1  |
| 01          | 1  | 0              | 1  | 0  |
| 11          | 0  | 1              | 0  | 1  |
| 10          | 1  | 0              | 1  | 0  |

**Table 3.6** 

O7 = N0 ⊗ N1 ⊗ N2 ⊗ N3

#### **Verilog Code:**

```
module CASE11 (N,0);
         input
                 N [7:0] ;
2
3
4
5
6
         output 0 [15:0] ;
                 C [6:0] ;
         wire
         assign O[0] = N[0];
7 8
         assign O[1] = N[1];
         assign O[2] = N[2];
9
         assign O[3] = N[3];
10
         assign O[4] = N[4];
11
         assign O[5] = N[5];
12
13
         assign O[6] = N[6];
         assign O[7] = N[7];
14
15
          assign 0[8] = 0;
16
          assign 0[9] = 0 ;
17
          assign 0[10] = 0;
18
          assign 0[11] = 0;
19
          assign 0[12] = 0;
20
21
22
23
24
25
          assign 0[13] = 0 ;
          assign 0[14] = 0 ;
         assign C [\theta] = N[\theta]^N[1];
         assign C [1] = N[2]^N[3];
         assign C [2] = N[4]^N[5];
26
27
28
         assign C [3] = N[6]^N[7];
         assign C [4] = C[\theta]^C[1];
         assign C [5] = C[2]^{C[3]};
29
         assign C [6] = C[4]^{C[5]};
30
31
         assign 0[15] = C[6] ;
32
    endmodule
```

## The final design circuit of all the cases:



Figure 3.2

### **Verilog Code:**

1)

```
wire [15:0] q;
                                                                                                  inverter U4
2)
                                                                            3)
          45
                input clk;
                                                                                         87
          46
                wire clk:
                                                                                         88
                                                                                                        .a(A),
          47
          48
                // ----- Signal declarations ----- //
                                                                                         89
                                                                                                        .b(B),
          49
                wire [15:0] BUS110;
                                                                                         90
                                                                                                        .q(BUS705)
          50
                wire [15:0] BUS114;
          51
                                                                                         91
                wire [15:0] BUS705;
          52
                wire [15:0] BUS83;
                                                                                         92
          53
54
55
                                                                                         93
                // ----- Component instantiations -----//
                                                                                         94
          56
                counter3 U13
                                                                                         95
                                                                                                  shiftANDadd U5
          57
                                                                                         96
          58
                     .clk(clk),
                                                                                         97
          59
                                                                                                        .product(BUS110),
                     .hold(hold),
          60
                     .counter2(BUS83)
                                                                                         98
                                                                                                        .multiplier(A),
          61
                                                                                         99
                                                                                                        .multiplicand(B)
          62
                                                                                        100
                                                                                                  );
          63
          64
                                                                                        101
          65
                mux4t01 U15
                                                                                        102
          66
          67
                                                                                        103
                     .a(BUS705),
          68
69
70
71
72
73
74
                     .b(BUS83),
                                                                                        104
                                                                                                  endmodule
                     .c(BUS110),
                                                                                        105
                     .d(BUS114),
                     .s0(c0),
                     .s1(c1).
                     .out(q)
          75
76
77
78
                even_parity U3
          79
          80
                     .0(BUS114)
          81
          82
          83
          84
          85
```

### 4) Also, the Mux 4-1 code:

```
module mux4t01 (a, b, c, d,s0,s1 , out);
 2
        input [15:0]a ;
         input [15:0]b
4
         input [15:0]c
 5
         input [15:0]d
 6
         input s0 ,s1;
7
         output [15:0]out
         assign out[0] = s1 ? (s0 ? d[0] : c[0]) : (s0 ? b[0] : a[0]);
9
         assign out[1] = s1 ? (s0 ? d[1] : c[1]) : (s0 ? b[1] : a[1]);
10
        assign out[2] = s1 ? (s0 ? d[2] : c[2]) : (s0 ? b[2] : a[2]);
        assign out[3] = s1 ? (s0 ? d[3] : c[3]) : (s0 ? b[3] : a[3]);
11
12
         assign out[4] = s1 ? (s0 ? d[4] : c[4]) : (s0 ? b[4] : a[4]);
13
         assign out[5] = s1 ? (s0 ? d[5] : c[5]) : (s0 ? b[5] : a[5]);
14
         assign out[6] = s1 ? (s0 ? d[6] : c[6]) : (s0 ? b[6] : a[6]);
15
        assign out[7] = s1 ? (s0 ? d[7] : c[7]) : (s0 ? b[7] : a[7]);
16
        assign out[8] = s1 ? (s0 ? d[8] : c[8]) : (s0 ? b[8] : a[8]);
        assign out[9] = s1 ? (s0 ? d[9] : c[9]) : (s0 ? b[9] : a[9]); assign out[10] = s1 ? (s0 ? d[10] : c[10]) : (s0 ? b[10] : a[10]);
17
18
        assign out[11] = s1 ? (s0 ? d[11] : c[11]) : (s0 ? b[11] : a[11]);
19
20
        assign out[12] = s1 ? (s0 ? d[12] : c[12]) : (s0 ? b[12] : a[12]);
         assign out[13] = s1 ? (s0 ? d[13] : c[13]) : (s0 ? b[13] : a[13]);
21
22
         assign out[14] = s1 ? (s0 ? d[14] : c[14]) : (s0 ? b[14] : a[14]);
         assign out[15] = s1 ? (s0 ? d[15] : c[15]) : (s0 ? b[15] : a[15]);
23
24
    endmodule
```

## Testing the designed circuit:

### **Case 00:**

Input A, will give us an output Q = A'



Figure 4.1

### **Case 01:**

a 4-bit counter initially start with 256:



Now, if we pressed hold button without clock:



### Now, the same case but with clock:



## **Case 10:**

At A = 101, and B = 100000



Figure 4.3

The output Q will be: 10100000

### **Case 11:**

At A = 00110101, the output will be 0, because the input 1's is even:



Figure 4.4 At A = 00100101, the output will be 1, because the input 1's is odd:



**Figure 4.4.1** 

## All cases:

Case 00: A = 01000010, and B = 00100000



Figure 4.5

Case 01: A = 01000010, and B = 00100000



Figure 4.6

### Case 10: A = 01000010, and B = 00100000



Case 11: A = 01000010, and B = 00100000



Figure 4.8

## Testing the code of the circuit:

## **Case 00: inverting the input**

1)

| /alue                                    |                     |                  |                  |                  | 400              | •                |
|------------------------------------------|---------------------|------------------|------------------|------------------|------------------|------------------|
| l, 1, 1, 1, 1, 1, 1, 1                   | 0 fs                |                  |                  |                  |                  |                  |
| 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 |                     |                  |                  |                  |                  |                  |
|                                          |                     |                  |                  |                  |                  |                  |
|                                          |                     |                  |                  |                  |                  |                  |
|                                          |                     |                  |                  |                  |                  |                  |
|                                          |                     |                  |                  |                  |                  |                  |
| ١,                                       | 1, 1, 1, 1, 1, 1, 1 | 1, 1, 1, 1, 1, 1 | 1, 1, 1, 1, 1, 1 | 1, 1, 1, 1, 1, 1 | 1, 1, 1, 1, 1, 1 | 1, 1, 1, 1, 1, 1 |

2)

| Signal name  | Value                                       |      |
|--------------|---------------------------------------------|------|
| <b>⊞</b> ▶ a | 0, 1, 0, 1, 0, 1, 0, 1                      | 0 fs |
| <b>⊕</b> • q | 0, 0, 0, 0, 0, 0, 0, 1, 0, 1, 0, 1, 0, 1, 0 |      |
|              |                                             |      |
|              |                                             |      |
|              |                                             |      |

**3**)

| Signal name  | Value                                       |   |
|--------------|---------------------------------------------|---|
| <b>⊕</b> ▶ a | 0, 0, 0, 0, 1, 1, 1, 1                      |   |
| <b>⊕ •</b> q | 0, 0, 0, 0, 0, 0, 0, 1, 1, 1, 1, 0, 0, 0, 0 | L |
|              |                                             |   |
|              |                                             |   |
|              |                                             |   |

#### Case 01: Counter

Hold = 0



Hold = 1, after 400ns



## Case 10: Shift, and add

| • /                           |      |
|-------------------------------|------|
| □ ■ product                   | 0E10 |
| ■ product[15]                 | 0    |
| ■ product[14]                 | 0    |
| <ul><li>product[13]</li></ul> | 0    |
| ■ product[12]                 | 0    |
| ■ product[11]                 | 1    |
| ■ product[10]                 | 1    |
| product[9]                    | 1    |
| ■ product[8]                  | 0    |
| ■ product[7]                  | 0    |
| product[6]                    | 0    |
| product[5]                    | 0    |
| product[4]                    | 1    |
| ■ product[3]                  | 0    |
| ■ product[2]                  | 0    |
| ■ product[1]                  | 0    |
| ■ product[0]                  | 0    |
|                               | 0F   |
|                               | F0   |
|                               |      |

| = product                     | FE01 | 0 fs |
|-------------------------------|------|------|
| <ul><li>product[15]</li></ul> | 1    | UIS  |
| ■ product[14]                 | 1    |      |
| <ul><li>product[13]</li></ul> | 1    |      |
| ■ product[12]                 | 1    |      |
| <ul><li>product[11]</li></ul> | 1    |      |
| <ul><li>product[10]</li></ul> | 1    |      |
| <ul><li>product[9]</li></ul>  | 1    |      |
| <ul><li>product[8]</li></ul>  | 0    |      |
| <ul><li>product[7]</li></ul>  | 0    |      |
| <ul><li>product[6]</li></ul>  | 0    |      |
| <ul><li>product[5]</li></ul>  | 0    |      |
| <ul><li>product[4]</li></ul>  | 0    |      |
| <ul><li>product[3]</li></ul>  | 0    |      |
| <ul><li>product[2]</li></ul>  | 0    |      |
| <ul><li>product[1]</li></ul>  | 0    |      |
| product[0]                    | 1    |      |
| 🗈 🕨 multiplier                | FF   |      |
| ■ multiplicand                | FF   |      |

**3**)

| Signal name                   | Value |  |
|-------------------------------|-------|--|
|                               | 3872  |  |
| <ul><li>product[15]</li></ul> | 0     |  |
| product[14]                   | 0     |  |
| <ul><li>product[13]</li></ul> | 1     |  |
| product[12]                   | 1     |  |
| product[11]                   | 1     |  |
| product[10]                   | 0     |  |
| product[9]                    | 0     |  |
| product[8]                    | 0     |  |
| product[7]                    | 0     |  |
| product[6]                    | 1     |  |
| <ul><li>product[5]</li></ul>  | 1     |  |
| product[4]                    | 1     |  |
| product[3]                    | 0     |  |
| product[2]                    | 0     |  |
| product[1]                    | 1     |  |
| product[0]                    | 0     |  |
| ■ multiplier                  | AA    |  |
| ■ multiplicand                | 55    |  |

# **Case 11: Even parity**

1)

| Signal name  | Value                                       |
|--------------|---------------------------------------------|
| <b>⊕</b> № N | 1, 1, 1, 1, 0, 0, 0, 0                      |
| <b>⊕</b> • 0 | 0, 0, 0, 0, 0, 0, 0, 1, 1, 1, 1, 0, 0, 0, 0 |
|              |                                             |
|              |                                             |
|              |                                             |

# 2)

| Signal name  | Value                                       |   |
|--------------|---------------------------------------------|---|
| <b>⊞</b> ► N | 1, 1, 0, 1, 0, 0, 0, 0                      |   |
| <b>⊕</b> • 0 | 1, 0, 0, 0, 0, 0, 0, 1, 1, 0, 1, 0, 0, 0, 0 | L |
|              |                                             |   |

# **3**)

| Signal name  | Value                                       |
|--------------|---------------------------------------------|
| <b>⊕</b> ► N | 1, 1, 1, 1, 1, 1, 1, 0                      |
| <b>⊕</b> • 0 | 1, 0, 0, 0, 0, 0, 0, 1, 1, 1, 1, 1, 1, 1, 0 |
|              |                                             |

## **Testing All the cases:**

## If C0 = 0, and C1 = 0

| Signal name    | Value |      |
|----------------|-------|------|
| <b>▶</b> c0    | 0     | 0 fs |
| <b>■</b> c1    | 0     | [    |
| <b>□</b> ► A   | AA    |      |
| ▶ A[7]         | 1     |      |
| ► A[6]         | 0     |      |
| ▶ A[5]         | 1     |      |
| ► A[4]         | 0     |      |
| ▶ A[3]         | 1     |      |
| ▶ A[2]         | 0     |      |
| ► A[1]         | 1     |      |
| ► A[0]         | 0     |      |
| <b>⊕</b> ▶ B   | ZZ    |      |
| ► clk          | Z     |      |
| ⊟ <b>→</b> q   | 0055  |      |
| ■ q[15]        | 0     |      |
| <b>→</b> q[14] | 0     |      |
| ■ q[13]        | 0     |      |
| ■ q[12]        | 0     |      |
| <b>→</b> q[11] | 0     |      |
| ■ q[10]        | 0     |      |
| <b>→</b> q[9]  | 0     |      |
| ■ q[8]         | 0     |      |
| <b>→</b> q[7]  | 0     |      |
| ■ q[6]         | 1     |      |
| ■ q[5]         | 0     |      |
| <b>■</b> q[4]  | 1     |      |
| ■ q[3]         | 0     |      |
| ■ q[2]         | 1     |      |
| ■ q[1]         | 0     |      |
| ■ q[0]         | 1     |      |
|                |       |      |

## If C0 = 1, and C1 = 0

| Signal name  | Value | 200 400 600 800                         |
|--------------|-------|-----------------------------------------|
| <b>▶</b> c0  | 1     |                                         |
| <b>■</b> c1  | 0     |                                         |
| <b>⊕</b> • A | Z     | π                                       |
| <b>⊞</b> ▶ B | Z     | π                                       |
| <b>⊕ •</b> q | 00FA  | 00FF X 00FE X 00FD X 00FC X 00FB X 00FA |
| ■ clk        | 0     |                                         |
| ▶ hold       | 1     |                                         |
|              |       |                                         |

If C0 = 0, and C1 = 1

| _             |      |      |
|---------------|------|------|
| <b>□</b> ► A  | 40   | 0 fs |
| ▶ A[7]        | 0    |      |
| ► A[6]        | 1    |      |
| ▶ A[5]        | 0    |      |
| ► A[4]        | 0    |      |
| ► A[3]        | 0    |      |
| ▶ A[2]        | 0    |      |
| ▶ A[1]        | 0    |      |
| ► A[0]        | 0    |      |
| <b>⊟ ▶</b> B  | 04   |      |
| <b>▶</b> B[7] | 0    |      |
| ■ B[6]        | 0    |      |
| ■ B[5]        | 0    |      |
| ■ B[4]        | 0    |      |
| ■ B[3]        | 0    |      |
| ■ B[2]        | 1    |      |
| ■ B[1]        | 0    |      |
| <b>▶</b> B[0] | 0    |      |
| ⊕ <b>-</b> q  | 0100 |      |
|               |      |      |

If C0 = 1, and C1 = 1

| Sign       | al name       | Value |
|------------|---------------|-------|
| -          | c0            | 1     |
| 180-       | c1            | 1     |
| ⊕ 🖦        | A             | 22.   |
| □ •        | В             | F0    |
|            | ■ B[7]        | 1     |
|            | ■ B[6]        | 1     |
|            | ■ B[5]        | 1     |
|            | ■ B[4]        | 1     |
|            | ■ B[3]        | 0     |
|            | ■ B[2]        | 0     |
|            | ■ B[1]        | 0     |
|            | <b>▶</b> B[0] | 0     |
| <b>=</b> - | q             | 00F0  |
|            | ■ q[15]       | 0     |
|            | ■ q[14]       | 0     |
|            | ■ q[13]       | 0     |
|            | ■ q[12]       | 0     |
|            | ■ q[11]       | 0     |
|            | ■ q[10]       | 0     |
|            | ■ q[9]        | 0     |
|            | ■ q[8]        | 0     |
|            | ■ q[7]        | 1     |
|            | ■ q[6]        | 1     |
|            | ■ q[5]        | 1     |
|            | ■ q[4]        | 1     |
|            | ■ q[3]        | 0     |
|            | ■ q[2]        | 0     |
|            | ■ q[1]        | 0     |
|            | ■ q[0]        | 0     |
|            | clk           | Z     |
| -          | hold          | z     |
|            |               |       |
|            |               |       |

| <b>⊟ ▶</b> B  | E0   |  |
|---------------|------|--|
| <b>▶</b> B[7] | 1    |  |
| ■ B[6]        | 1    |  |
| ■ B[5]        | 1    |  |
| ■ B[4]        | 0    |  |
| ■ B[3]        | 0    |  |
| ■ B[2]        | 0    |  |
| ■ B[1]        | 0    |  |
| <b>▶</b> B[0] | 0    |  |
| ⊟ <b>→</b> q  | 80E0 |  |
| ■ q[15]       | 1    |  |
| ■ q[14]       | 0    |  |
| ■ q[13]       | 0    |  |
| ■ q[12]       | 0    |  |
| ■ q[11]       | 0    |  |
| ■ q[10]       | 0    |  |
| ■ q[9]        | 0    |  |
| ■ q[8]        | 0    |  |
| ■ q[7]        | 1    |  |
| ■ q[6]        | 1    |  |
| ■ q[5]        | 1    |  |
| <b>→</b> q[4] | 0    |  |
| ■ q[3]        | 0    |  |
| ■ q[2]        | 0    |  |
| ■ q[1]        | 0    |  |
| <b>→</b> q[0] | 0    |  |